Alert button
Picture for Benjamin Tan

Benjamin Tan

Alert button

University of Calgary

Explaining EDA synthesis errors with LLMs

Add code
Bookmark button
Alert button
Apr 07, 2024
Siyu Qiu, Benjamin Tan, Hammond Pearce

Viaarxiv icon

Retrieval-Guided Reinforcement Learning for Boolean Circuit Minimization

Add code
Bookmark button
Alert button
Jan 22, 2024
Animesh Basak Chowdhury, Marco Romanelli, Benjamin Tan, Ramesh Karri, Siddharth Garg

Figure 1 for Retrieval-Guided Reinforcement Learning for Boolean Circuit Minimization
Figure 2 for Retrieval-Guided Reinforcement Learning for Boolean Circuit Minimization
Figure 3 for Retrieval-Guided Reinforcement Learning for Boolean Circuit Minimization
Figure 4 for Retrieval-Guided Reinforcement Learning for Boolean Circuit Minimization
Viaarxiv icon

Monitor Placement for Fault Localization in Deep Neural Network Accelerators

Add code
Bookmark button
Alert button
Nov 28, 2023
Wei-Kai Liu, Benjamin Tan, Krishnendu Chakrabarty

Viaarxiv icon

Are Emily and Greg Still More Employable than Lakisha and Jamal? Investigating Algorithmic Hiring Bias in the Era of ChatGPT

Add code
Bookmark button
Alert button
Oct 08, 2023
Akshaj Kumar Veldanda, Fabian Grob, Shailja Thakur, Hammond Pearce, Benjamin Tan, Ramesh Karri, Siddharth Garg

Figure 1 for Are Emily and Greg Still More Employable than Lakisha and Jamal? Investigating Algorithmic Hiring Bias in the Era of ChatGPT
Figure 2 for Are Emily and Greg Still More Employable than Lakisha and Jamal? Investigating Algorithmic Hiring Bias in the Era of ChatGPT
Figure 3 for Are Emily and Greg Still More Employable than Lakisha and Jamal? Investigating Algorithmic Hiring Bias in the Era of ChatGPT
Figure 4 for Are Emily and Greg Still More Employable than Lakisha and Jamal? Investigating Algorithmic Hiring Bias in the Era of ChatGPT
Viaarxiv icon

VeriGen: A Large Language Model for Verilog Code Generation

Add code
Bookmark button
Alert button
Jul 28, 2023
Shailja Thakur, Baleegh Ahmad, Hammond Pearce, Benjamin Tan, Brendan Dolan-Gavitt, Ramesh Karri, Siddharth Garg

Figure 1 for VeriGen: A Large Language Model for Verilog Code Generation
Figure 2 for VeriGen: A Large Language Model for Verilog Code Generation
Figure 3 for VeriGen: A Large Language Model for Verilog Code Generation
Figure 4 for VeriGen: A Large Language Model for Verilog Code Generation
Viaarxiv icon

LLM-assisted Generation of Hardware Assertions

Add code
Bookmark button
Alert button
Jun 24, 2023
Rahul Kande, Hammond Pearce, Benjamin Tan, Brendan Dolan-Gavitt, Shailja Thakur, Ramesh Karri, Jeyavijayan Rajendran

Viaarxiv icon

FLAG: Finding Line Anomalies (in code) with Generative AI

Add code
Bookmark button
Alert button
Jun 22, 2023
Baleegh Ahmad, Benjamin Tan, Ramesh Karri, Hammond Pearce

Figure 1 for FLAG: Finding Line Anomalies (in code) with Generative AI
Figure 2 for FLAG: Finding Line Anomalies (in code) with Generative AI
Figure 3 for FLAG: Finding Line Anomalies (in code) with Generative AI
Figure 4 for FLAG: Finding Line Anomalies (in code) with Generative AI
Viaarxiv icon

INVICTUS: Optimizing Boolean Logic Circuit Synthesis via Synergistic Learning and Search

Add code
Bookmark button
Alert button
May 25, 2023
Animesh Basak Chowdhury, Marco Romanelli, Benjamin Tan, Ramesh Karri, Siddharth Garg

Figure 1 for INVICTUS: Optimizing Boolean Logic Circuit Synthesis via Synergistic Learning and Search
Figure 2 for INVICTUS: Optimizing Boolean Logic Circuit Synthesis via Synergistic Learning and Search
Figure 3 for INVICTUS: Optimizing Boolean Logic Circuit Synthesis via Synergistic Learning and Search
Figure 4 for INVICTUS: Optimizing Boolean Logic Circuit Synthesis via Synergistic Learning and Search
Viaarxiv icon

ALMOST: Adversarial Learning to Mitigate Oracle-less ML Attacks via Synthesis Tuning

Add code
Bookmark button
Alert button
Mar 06, 2023
Animesh Basak Chowdhury, Lilas Alrahis, Luca Collini, Johann Knechtel, Ramesh Karri, Siddharth Garg, Ozgur Sinanoglu, Benjamin Tan

Figure 1 for ALMOST: Adversarial Learning to Mitigate Oracle-less ML Attacks via Synthesis Tuning
Figure 2 for ALMOST: Adversarial Learning to Mitigate Oracle-less ML Attacks via Synthesis Tuning
Figure 3 for ALMOST: Adversarial Learning to Mitigate Oracle-less ML Attacks via Synthesis Tuning
Figure 4 for ALMOST: Adversarial Learning to Mitigate Oracle-less ML Attacks via Synthesis Tuning
Viaarxiv icon

Benchmarking Large Language Models for Automated Verilog RTL Code Generation

Add code
Bookmark button
Alert button
Dec 13, 2022
Shailja Thakur, Baleegh Ahmad, Zhenxing Fan, Hammond Pearce, Benjamin Tan, Ramesh Karri, Brendan Dolan-Gavitt, Siddharth Garg

Figure 1 for Benchmarking Large Language Models for Automated Verilog RTL Code Generation
Figure 2 for Benchmarking Large Language Models for Automated Verilog RTL Code Generation
Figure 3 for Benchmarking Large Language Models for Automated Verilog RTL Code Generation
Figure 4 for Benchmarking Large Language Models for Automated Verilog RTL Code Generation
Viaarxiv icon