Alert button
Picture for Hongyang Jia

Hongyang Jia

Alert button

A Microprocessor implemented in 65nm CMOS with Configurable and Bit-scalable Accelerator for Programmable In-memory Computing

Add code
Bookmark button
Alert button
Nov 09, 2018
Hongyang Jia, Yinqi Tang, Hossein Valavi, Jintao Zhang, Naveen Verma

Figure 1 for A Microprocessor implemented in 65nm CMOS with Configurable and Bit-scalable Accelerator for Programmable In-memory Computing
Figure 2 for A Microprocessor implemented in 65nm CMOS with Configurable and Bit-scalable Accelerator for Programmable In-memory Computing
Figure 3 for A Microprocessor implemented in 65nm CMOS with Configurable and Bit-scalable Accelerator for Programmable In-memory Computing
Figure 4 for A Microprocessor implemented in 65nm CMOS with Configurable and Bit-scalable Accelerator for Programmable In-memory Computing
Viaarxiv icon